• efficient hardware implementation of 8 × 8 integer cosine transforms for multiple video codecs

    جزئیات بیشتر مقاله
    • تاریخ ارائه: 1392/07/24
    • تاریخ انتشار در تی پی بین: 1392/07/24
    • تعداد بازدید: 1176
    • تعداد پرسش و پاسخ ها: 0
    • شماره تماس دبیرخانه رویداد: -
     the current trend of digital convergence leads to the need of the video decoder that should support multiple video standards such as, h.264/avc, jpeg, mpeg-2/4, vc-1, and avs on a single platform. in this paper, we present a cost-sharing architecture of multiple transforms to support all five popular video codecs. the architecture is based on a new multi-dimensional delta mapping. here the inverse transform matrix of the discrete cosine transform (dct) of avs, that has the lowest computational unit, is taken as the base to compute the inverse dct matrices of the other four codecs. the proposed architecture uses only adders and shifters on a shared basis to reduce the hardware cost significantly. the shared architecture is implemented on fpga and later synthesized in cmos 0.18 μm technology. the results show that the proposed design satisfies the requirement of all five codecs with a maximum decoding capability of 60 fps of a full hd video. the scheme is also suitable for low-cost implementation in modern multi-codec systems.

سوال خود را در مورد این مقاله مطرح نمایید :

با انتخاب دکمه ثبت پرسش، موافقت خود را با قوانین انتشار محتوا در وبسایت تی پی بین اعلام می کنم
مقالات جدیدترین رویدادها